Phantom: Exploiting Decoder-detectable Mispredictions

Johannes Wikner†, Daniel Trujillo†, and Kaveh Razavi
ETH Zürich
† Equal contribution joint first authors

ABSTRACT

Violating the Von Neumann sequential processing principle at the microarchitectural level is commonplace to reach high performing CPU hardware — violations are safe as long as software executes correctly at the architectural interface. Speculative execution attacks exploit these violations and queue up secret-dependent memory accesses allowed by long speculation windows due to the late detection of these violations in the pipeline. In this paper, we show that recent AMD and Intel CPUs speculate very early in their pipeline, even before they decode the current instruction. This mechanism enables new sources of speculation to be triggered from almost any instruction, enabling a new class of attacks that we refer to as Phantom. Unlike Spectre, Phantom speculation windows are short since the violations are detected early. Nonetheless, Phantom allows for transient fetch and transient decode on all recent x86-based microarchitectures, and transient execution on AMD Zen 1 and 2. We build a number of exploits using these new Phantom primitives and discuss why mitigating them is difficult in practice.

1. INTRODUCTION

Security research at the intersection of software and hardware has surfaced a concerning amount of information leaks [9,11,12,13,21,36,39,45,46,58,59,61,62,66,67,73,74]. Spectre in particular forces the misprediction of branching instructions, leading to arbitrary information disclosure in many scenarios of interest [9,11,21,36,39,46,62,73,74]. While it is commonly assumed that the CPU speculates only after it decodes the instruction to be a branch, we show in this paper that modern AMD and Intel CPUs do much more to improve performance: they predict and fetch the next block of instructions from the instruction cache into the pipeline immediately after the current fetch, before branch sources are decoded, in line with designs previously discussed in the microarchitecture community [8,15].

The decision of whether the current instruction is a branch is made by the CPU’s frontend before decoding the instruction by consulting the Branch Target Buffer (BTB). On top of predicting whether the current instruction is a branch, the BTB further provides the predicted branch target to the frontend. The branch target effectively becomes the frontend’s next instruction fetch location.

Backend-issued resteers and Spectre. While speculation before decode improves performance, it may also result in bad speculation. This bad speculation can lead to information disclosure as shown by many variants of Spectre. The bad speculation that are caused by these Spectre variants is resolved in the CPU’s backend where µops are executed. This is due to the fact that the instructions that cause speculation, such as indirect branches [9,11,21,36,48,62] or returns [39,46,73,74], have dependencies that can only be resolved at the execute stage. Upon detection of bad speculation, the backend issues a resteer to the frontend, so that it can restart instruction fetch from a corrected program counter. The time between misprediction and backend-issued resteer allows for speculative execution of several memory loads, which Spectre exploits.

Frontend-issued resteers and Phantom. The backend is not the only source of resteers. We find in this paper that in many cases of interest, the CPU frontend also issues resteers when the misprediction is detected by the decoder. We systematically explore the cases under which an attacker can force mispredictions that are resolved by the frontend. Frontend-issued resteers caused by bad speculation is the source of a new class of attacks that we call Phantom. Unlike Spectre, Phantom speculation windows are short, and it is unclear how far in the pipeline such speculations proceed. We build observation channels that can identify pipeline stages for various Phantom speculations on AMD and Intel CPUs. Insights from these observation channels provide attackers with exploitation primitives for transient fetch and transient decode on all recent AMD CPUs, and short transient execution on AMD Zen 1 and 2.
Exploitation with PHANTOM. Our analysis shows that PHANTOM speculation enables fetch, decode and a short execution window of the mispredicted target on AMD Zen 1 and 2, which is enough to trigger memory operations. On AMD Zen 3 and 4, PHANTOM speculation enables fetch and decode of the mispredicted target. We show the conditions for these PHANTOM speculations happen in real-world scenarios by building three exploits. First, we show PHANTOM speculation breaks KASLR of the kernel image on all AMD microarchitectures. Building this exploit required us to reverse engineer cross-privilege BTB functions on AMD Zen 3 and 4 for the first time. Second, on AMD Zen 1 and 2, we show that PHANTOM speculation can further break physmap KASLR, signifying full KASLR derandomization. Lastly, we show that PHANTOM speculation can leak arbitrary kernel memory with MDS gadgets on AMD Zen 1 and 2, which are not affected by MDS [13, 61, 67]. Our analysis shows that existing mitigations cannot stop PHANTOM attacks.

Contributions. In summary our contributions are as follows.

- We systematically analyze sources of misprediction before instruction decode on recent AMD and Intel microarchitectures. We further analyze how far in the pipeline target instructions proceed.

- We present PHANTOM, a new class of attacks based on decoder-detectable misprediction. PHANTOM speculation enables new primitives such as transient fetch and transient decode on all recent AMD microarchitectures, and short transient execution on AMD Zen 1 and 2.

- We build three attacks based on PHANTOM speculation, derandomizing KASLR of the kernel image and physmap, as well as arbitrary kernel memory leak with an MDS gadget. The attacks on AMD Zen 3 and 4 required us to reverse engineer the cross-privilege BTB functions for the first time.

Disclosure efforts. We initially disclosed our findings to AMD in June 2022. AMD issued CVE-2022-23825 and released an advisory [5] in July 2022 that addresses both our findings and another issue [7]. However, our analysis shows that the published advisory only considers transient execution, but not transient fetch and decode. This means that existing mitigations are ineffective against our attacks, which we subsequently reported to AMD in May 2023. In response, AMD informed us that they are not planning to provide an update. Therefore, AMD provided us with details about their minimization efforts. We have reported the existence of PHANTOM speculation to Intel in July 2023.

2. BACKGROUND

To understand the source of PHANTOM speculation and how to potentially defend against it, in this section we give an introduction to branch target prediction and how it interacts with the CPU pipeline. We then discuss how Spectre attacks use bad speculation to infer secrets, and the current approaches for mitigating them.

2.1 Branch Target Prediction

The Branch Prediction Unit (BPU) provides the CPU pipeline with predictions of the upcoming control flow. To provide accurate predictions, branch predictors record control-flow history in registers and table-like buffers. These data structures are read from and written back to as instructions advance through the pipeline. We discuss some of these data structures next.

BHB and BTB. Branch History Buffers (BHBs) contain a footprint of recently encountered control-flow edges, and are used to index Branch Target Buffers (BTBs) [9, 36]. BTB entries contain branch targets predictions, which may serve indirect [36] or direct branches [71], as well as returns [74]. BTB entries can serve multiple targets depending on the size of each entry, which may depend on the distance between the branch source and target [78]. The BPU selects the target by matching a tag of the current BHB with the tag of one of the targets [9].

RSB. Return Stack Buffer (RSB), sometimes referred to as Return Address Stack (RAS), is another data structure that the CPU uses for predicting the target of return instructions [39, 46]. The RSB contains the N most recently encountered call sites so that return speculation can proceed without memory look-ups from the volatile stack pointer (N is usually 16 or 32).

2.2 Pipelining

Without pipelining, the slowest instruction determines the length of a CPU’s clock cycle. With a long clock cycle, most components of the CPU remain underutilized. To improve utilization and increase instruction throughput, pipelining enables simultaneous processing of instructions by splitting their execution into stages. Pipeline stages include Instruction Fetch (IF), Instruction Decode (ID), and Out-of-Order Execute (EX), after which instructions retire and effects are committed to the architectural, visible state. While improving utilization, pipelining introduces concurrency issues. For example, if the location of the next IF depends on result of the currently executing instructions, awaiting their retirement would stall the pipeline. Therefore, the BPU provides IF a prediction of the next location. In case of a misprediction, an incorrect control flow will consequently be processed until a corrected fetch location is provided through a resteer signal. The time range between misprediction and resteer is known as the speculation window and can be several hundred clock
cycles wide.

Figure 1 shows an example of a mispredicted control flow. It is important to consider that the control flow of the mispredicted branch target may start advancing through the pipeline while its branch source is still at an early stage — even before the branch source has reached the ID stage. Figure 2 illustrates how this can happen in finer detail. The IF and ID units are implemented as decoupled modules, communicating via the Instruction Byte Queue (IBQ). Blocks of raw instruction bytes are dispatched by IF onto the IBQ to be decoded by ID. These instruction bytes are then decoded into μops and dispatched onto a μop-queue. Another pipeline unit of the CPU backend can then process these μops for resource allocation and scheduling in the Out-of-Order execution engine. We imagine that the majority of the CPU pipeline components follow this asynchronous, event-driven behavior.

A problem with this architecture is the limited transactional support. Once work has been dispatched, it is difficult to keep track of the stages it reaches and what state needs to be rolled back on a reester. In Figure 2, the BPU provides a mispredicted Program Counter (PC), from which instruction bytes will be fetched. At decode, the next PC can already be finalized, unless a branch source that is execute-dependent was decoded (e.g., conditional, indirect, or return branch). The decoder can therefore provide IF with this feedback, which could disagree with BPU-provided prediction. However, for the execute-dependent branch sources, the next PC can only be finalized during the execute stage. These execute-dependent cases are exploited in Spectre attacks.

2.3 Spectre

Spectre [36] is a subclass of transient execution attacks that abuses branch mispredictions. While the multitude of Spectre variants is ever-increasing, their common goal is to make the mispredicted control flow operate on architecturally inaccessible information, such that it can be transmitted (i.e., leaked) via a covert channel, commonly the CPU caches. We refer to the code snippets responsible for the transmission of information as the disclosure gadgets. By forcing a misprediction of an execute-dependent branch source, the attacker can hijack the speculative control flow to execute a disclosure gadget that loads secrets from memory and exfiltrates them using a covert channel.

Conventional Spectre attacks rely on hijacking execute-dependent branch sources that have speculation windows that are wide enough to queue up several secret-dependent memory loads. Our work explores a new Spectre class that considers speculation windows that can be resteered before the mispredicted instruction reaches the execute stage. The exploits we present work thanks to speculation before instruction decode, where not only the branch target but also the branch source can be mispredicted.

2.4 Mitigating Spectre

Modern systems use software and hardware-based defenses to block Spectre leaks, preventing transient access to secrets [1,63,75,76], patching the branch sources susceptible to misprediction [4,5,31,32,65], and restricting the use of predictions [29,30]. Early branch target prediction can impact the latter two, which we will briefly discuss.

Patching the source of mispredicted control flow. The *ifence* x86 instruction limits the mispredicted control flow by stalling execution until pending loads retire. Placing *ifence* where bad speculation may occur is often a recommended mitigation as it minimizes the speculation window [32]. *Retpolines* [4,65] and *jmp2ret* [5] rewrite potential sources of attacker-controllable misprediction to prevent speculation altogether.

Restricted use of predictions. *RSB stuffing* [46], *post-barrier RSB stuffing* [64], *call-depth tracking* [20], and *untrain ret* [5] are software defenses that overwrite bad predictions with dummy targets. Hardware solutions strive to restrict branch targets instead of removing them. Indirect Branch Restricted Speculation (IBRS) [29] variants (AutoIBRS, eIBRS, Legacy IBRS) restrict branch predictions based on the privilege mode. Moreover, Single Thread Indirect Branch Predictors (STIBP) [30] restrict sibling threads’ branch predictors from influencing each other.

The two types defenses have practical challenges. When patching the branch source, knowing which branch sources are vulnerable is not trivial in face of branch target prediction before instruction decode, as we show in this paper. Furthermore, for defenses that advertise restricted speculation, it is unclear whether they consider all pipeline stages to which bad speculation can advance.
3. THREAT MODEL

We consider a realistic threat model with an attacker that can execute unprivileged code on top of a recent Linux kernel. We assume a modern CPU that supports speculative and out-of-order execution. As we show in this paper, such CPUs may employ branch prediction before instruction decode. We further assume a default Ubuntu configuration including all state-of-the-art Spectre defenses, both in software and hardware. These include AutoIBRS [55], retpolines [65] and untrain ret [5]. The goal of the attacker is to infer secrets that are otherwise only available to privileged software by exploiting decoder-detectable mispredictions.

4. OVERVIEW

Previous research on the topic of branch target prediction exploitation almost exclusively focuses on cases where the training and victim branch sources have the same type of instruction, specifically indirect branches [9, 18, 36, 48]. Asymmetric combinations, where the training and victim branch sources are of different instruction types, are commonly not considered exploitable: instruction type mismatches can be discovered already at decode. Consequently, mispredictions are detectable and can be resteered by the decoder before reaching execute. However, recent work has shown that the asymmetric case can also lead to long exploitable speculation windows [74]. As discussed in § 2.4, these cases can potentially compromise existing mitigations. Hence, the first question we ask in this paper is which asymmetric cases in modern CPUs can potentially lead to exploitable scenarios:

<table>
<thead>
<tr>
<th>Research Question RQ1.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Which asymmetric combinations of branch types can trigger misprediction?</td>
</tr>
</tbody>
</table>

We hypothesize that the asymmetric combinations of branch types will likely lead to short mispredictions that the CPU can detect during decode due to mismatching instruction types. Consequently, our analysis could benefit from observation channels that allow us to infer how far in the pipeline a mispredicted control flow advances. For example, if we observe transient memory operations from the mispredicted target, we can infer that the mispredicted control flow reached Execute (EX) and advanced through the preceding stages, namely IF and ID. For when we cannot observe EX, we build the tools to observe *transient fetch* and *transient decode* of the (mispredicted) branch target. We then use these observation channels to detect branch target speculation for asymmetric combinations of training and victim branch sources in Section 5. Because the CPU frontend predicts a branch source instruction that may not match reality, or not even exist, we refer to these cases as PHANTOM speculation.

The established methods to observe branch misprediction rely on transient execution effects (e.g., data cache and port contention). However, because certain types of mispredictions may be invisible on certain systems, it is difficult to tell whether it is because the microarchitecture exhibits a different prediction scheme or because the reester was issued before the mispredicted branch target could reach the EX stage and emit a signal. Being able to observe speculation windows without relying on EX, our second question is:

<table>
<thead>
<tr>
<th>Research Question RQ2.</th>
</tr>
</thead>
<tbody>
<tr>
<td>What new exploitation primitives can we build using PHANTOM speculation?</td>
</tr>
</tbody>
</table>

In Section 6, we investigate what exploitation primitives we can build using PHANTOM speculation, even when predictions do not advance to the execute stage, that is *execution-free* speculation. Having built practical exploitation primitives, we investigate the following question:

<table>
<thead>
<tr>
<th>Research Question RQ3.</th>
</tr>
</thead>
<tbody>
<tr>
<td>What information can we leak with these exploitation primitives?</td>
</tr>
</tbody>
</table>

Short speculation windows are often considered harmless [4, 5], but this is unfortunately not always true [48]. In the same spirit, in Section 7 we build efficient end-to-end KASLR derandomization attacks on the latest generations of AMD CPUs using our exploitation primitives, despite mitigations that should block speculation. To do this, we reverse engineer BTB indexing schemes of the Zen 3 and Zen 4 microarchitectures. Finally, we demonstrate that PHANTOM speculation can be nested inside a conventional Spectre attack to increase its known attack surface. This nesting allows us to repurpose MDS-gadgets [34], known to be exploitable only on Intel CPUs, to also be exploitable on AMD Zen 1 and Zen 2 CPUs.

5. PHANTOM SPECULATION

In this section, we study methods for observing branch mispredictions, even if the branch target did not execute. We then use these methods to study some unconventional sources of branch mispredictions that we also discuss.

5.1 Observation Channels

Figure 3 provides an overview of the pipeline stages that we consider and their respective observation channels. Although performance counters can keep count of the number of mispredicted branches, they do not indicate how far mispredictions advance in the pipeline. Therefore, relying on performance counters that measure branch mispredictions is insufficient for this purpose.
Fig. 4: In 1, a creates a BTB entry to C, so that in 2, the victim instruction of B may reuse that BTB entry. The instructions in C emit a transient execution signal. By fetching and decoding C, transient fetch and transient decode signals are already emitted. A) IF: jmp + nops B) ID jmp* + nops

The generic procedure is as follows. We have two snippets of code A and B, where A ends with a training branch to C. In the example shown in Figure 4, C is victim insn. = training insn. = training insn., where gfence results in eviction of one or more of these signals. Hence, A is the training source and B is the victim source. To observe misprediction to C, after 1, we determine the microarchitectural state that we use as observation channel, for example flushing C from the instruction cache (I-Cache). In 2, after the victim instruction, a barrier instruction, such as fence, ensures that no other operations have completed when we probe for a signal. Previous work discusses how A and B should be laid out in memory and executed to trigger BTB index aliasing (i.e., where \( h(A) = h(B) \)), resulting in branch target misprediction [9, 36, 74]. However, such BTB index aliasing has never previously been shown between user- and kernel-mode branches for newer microarchitectures such as AMD Zen 3 and Zen 4. To build a practical user-to-kernel exploit, we need BTB aliasing across privilege modes. Although user space BTB aliasing is sufficient for the purposes of building our observational channels, we will discuss our reverse engineering efforts to enable cross-privilege mode BTB aliasing on newer AMD microarchitectures in Section 6. We now discuss the construction of our observation channels.

**Instruction Fetch (IF).** Observing IF of a particular branch target can be done by observing the I-cache state using a timing side channel. Hence, our method to observe IF involves timing the execution time of C as shown in Figure 5 A. After 1, we flush C from I-cache, and in 2, we probe C by timing access of an instruction that resides in it. Unfortunately, discerning IF from BPU-assisted I-cache prefetching [78] (e.g., due to spatial locality) is not possible using this method. I-cache prefetching ensures that instruction bytes are available before IF. To get a stronger indication that the prefetched instructions enter the pipeline, we construct an observation channel that lets us detect ID.

**Instruction Decode (ID).** Instructions decoded into µops are cached in the µop-cache. To detect decoded instructions, we therefore build an observation channel of the µop-cache using performance counters based on methods proposed in previous work [60]. We sample the performance counters \( \text{de_dis_uops_from_decoder.opcache dispatched} \) on Zen 2, \( \text{op_cache_hit_miss.op_cache_hit} \) on Zen 3 and 4 and \( \text{idq.dsb_cycles} \) on Intel. By observing these events we find that these caches always have 64 8-way sets, selected by the lower 12 bits of the instruction’s virtual address. Following the procedure illustrated in Figure 5 B, after 1, we have primed a particular µop-cache set by executing a jmp-series of 7 direct forward branches separated by 4096 bytes. In 2, we have allocated B so that it collides with the BTB entry created for A to C. In 3, we select a jmp-series that maps to a µop-cache set that matches the set that C maps to. When we then execute B in 4, if a misprediction to C happened, it results in eviction of one or more ways of the set, which is observable using performance counters. We can sample the counter before and after executing B, as the diagram shows. Alternatively, we can observe µop-cache misses after by executing the purple-filled jmp-series again, sampling the counter before and after it. Measuring, µop-cache misses is less reliable on our Intel parts than on AMD. To accomplish reliable results, we use complementary negative testing using a training branch that does not alias with the victim branch. Only when we measure significantly more µop-cache misses compared to the negative test do we conclude that the mispredicted target advanced to ID.

**Execute (EX).** Previous work has presented several methods to observe transient execution, through caches [36] and port contention [3, 11]. While observing execution port contention is possible, the signal is less reliable than observing memory access. Typically, Spectre gadgets leak memory through transiently executing two memory accesses, where the second access depends on the result of the first. Hence, the mispredicted control flow not only reaches EX, but remains in this stage over several clock cycles, allowing a speculation window that is wide enough to execute a second load. With shorter speculation windows, reorder typically happens before any memory operation completes. However, dispatching a single memory operation consumes only a few clock cycles, and there is no mechanism to abort a dispatched memory request since merely fetching a cache line is considered harmless. We can hence rely on the data cache side channel to detect if a misprediction reaches the EX stage by using a memory access in the mispredicted path.

5.2 Triggering mispredictions

With the methods to observe short speculation windows, we want to explore the possible combinations of training and victim instructions. We consider the following instructions: indirect branch (\( \text{jmp*} \)), direct branch (\( \text{jmp} \)), conditional
branch (jcc), return (ret), and nop-sled (non branch). The asymmetric combinations of these comprise 22 possible variants to evaluate on each microarchitecture. We consider training jmp and jcc branches with different displacement than the victim jmp or jcc as asymmetric as well. Some of these combinations are new, and some have been explored in previous work which we discuss next.

Training using non branch instructs the branch predictor that the victim instruction is not a branch, and results in the CPU executing the next instruction in sequence, even if the current instruction is actually a branch. This has been reported as Straight-Line-Speculation on some AMD microarchitectures [7,72].

Training using jmp has, to the best of our knowledge, only been explored in previous work on Intel processors [78]. Concurrent work has studied jmp also on AMD processors [48]. Since the speculation may happen pre-decode, even though the PC-relative displacement is available as part of the branch instruction, the target is served from the BTB. Unlike indirect branch targets, the branch predictor serves direct branch targets as PC-relative. This means that for this combination, the signal does not become observable at C (based on Figure 5 A). Instead we create a copy of C to C’, which we allocate to an address that has the same relative distance from the victim instruction as C has from the training instruction.

Training using jmp* has been explored in the original Spectre work [36]. In this paper, we are interested in the jmp* instruction’s impact on the other victim instructions (i.e., jmp, jcc, ret, and non branch).

Training using ret instructs the branch predictor that the victim instruction is a return, and the branch predictor will therefore predict a return from B when we execute it. The return target will not be to C, but to the most recent call site.

An important observation we made while designing these experiments is that the training instruction always determines the prediction semantics of the victim instruction. This could be because the victim instruction may not have been decoded when providing the prediction. In the next section, we will investigate how far in the pipeline these combinations reach and what exploitation primitives they enable.

6. EXPLOITATION PRIMITIVES

Table 1 shows the results of our experiments. We draw a number of interesting observations from these results. First, for all tested combinations, fetch and decode of the predicted target happens. This happens even in the absence of an architectural branch at that location (e.g., when the victim instructions are nops, used for the non branch case). We can thus conclude that the frontend fetches branch targets before it has even determined whether a branch exists. This leads to our first observation:

**Observation O1.**

On all tested CPUs, speculative branch targets are fetched before the branch source is decoded.

Moreover, our results show that instructions at speculative branch targets are decoded as well, even in the absence of any branch source. As an example, Figure 6 shows the results of the ID observation channel, when a non branch is confused with a jmp*. Thus, our second observation is:

**Observation O2.**

On all tested CPUs, the speculative branch target fetches we are usually not only prefetched, but they enter the CPU pipeline.

We note that our results for some of our Intel parts do not indicate ID, and sometimes not even IF, in certain scenarios where the victim instruction is jmp*. While this suggests that indirect branches are not subject to PHANTOM speculations, we cannot reject the hypothesis that this victim branch type has unknown effects on the accuracy of our measurements.

On AMD Zen 1 and Zen 2, instructions at the target even reach the execute stage. On these microarchitectures, we measure a D-cache hit on the address loaded from memory by the instructions at the speculative target. Our third observation therefore is:

**Observation O3.**

On AMD Zen 1 and Zen 2, decoder-detectable speculations yield windows long enough to execute code.
instructions following the victim branch in the current fetch block (typically 32 B) of instructions.

**Phantom on Intel.** Table 1 further shows the results of our experiments on a number of recent Intel processors. Most scenarios allow for transient fetch and decode. While these insights show similarity in designs from different vendors, Intel processors have eBRS protection against cross-privilege attacks since the 9th generation. Moreover, the Intel processors we tested do not re-use a user-injected prediction in kernel mode, even while the mitigation is switched off. This suggests that these processors may address the BTB differently depending privilege mode, complicating exploitation. We therefore limit our focus to the AMD parts for exploitation.

### 6.1 Attacker primitives

Our results reveal two channels that can be used for exploitation. First, we can trigger speculation on arbitrary instructions that result in fetching and decoding the target. Second, on certain AMD microarchitectures, we can trigger **Phantom** speculations that fit a memory load, even on non-branch instruction.

We identify these channels to give rise to three adversarial exploitation primitives. This section describes these primitives in detail. In Section 7, we discuss how we build exploits using these primitives.

**P1: Detecting mapped executable memory.** An instruction fetch only populates the instruction cache if the target of the fetched was executable and backed by physical memory. Combining this insight with **Phantom**, we can detect whether a virtual address \( T \) is mapped and executable. The adversary would first 1 train the BTB with branches to \( T \), 2 execute the victim and 3 infer whether \( T \) was fetched. For the last step, the adversary can use Prime+Probe \([52]\) on the instruction cache.

**P2: Detecting mapped non-executable memory.** If our target \( T \) is mapped but not executable, the fetch fails and would leave the state of the instruction cache unaffected. Using **Phantom** on Zen 1 and Zen 2, however, an adversary can trigger a data load of \( T \). To detect mapped non-executable memory, the victim’s address space needs to contain a disclosure gadget \( G \) that loads \( T \) from memory. Then, they would 1 train the BTB with branches to \( G \), 2 execute the victim with \( T \) in a register and 3 infer whether \( T \) was loaded from memory. To infer the data load, Prime+Probe can be used on the data cache. This primitive works on AMD Zen 1 and Zen 2 only.

**P3: Leaking register values.** Lastly, instead of detecting mapped memory, an adversary can use the short speculation window to leak the victim’s register values on AMD Zen 1 and Zen 2. \( G \) filters out a single byte from the register and arranges it to reside in bits [13:6] (i.e., cache-line aligned), which it uses as offset into a mapped area in the victim’s address space, and issues a load of the resulting address. An adversary would 1 train the BTB with a branch to \( T \), 2 execute the victim and 3 infer which address was loaded in the data cache using Prime+Probe.

Alternatively, if an adversary shares memory with the victim, they can use Flush+Reload \([77]\) instead. \( G \) needs to shift the value to become a 64-byte aligned offset, which can be as big as the memory area which now must be shared with the adversary (e.g., physmap \([35]\)). Thus, an adversary would 1 train the BTB with a branch to \( G \), 2 execute the victim so that victim register-dependent memory ends up in the data cache, and 3 infer which address was loaded in 2 using Flush+Reload.

### 6.2 Collision with kernel addresses

Wikner and Razavi showed that triggering a misprediction on a kernel address can be achieved from user space by branching to a kernel address and catching the resulting page fault \([74]\). In order to collide with the desired kernel address, they reverse engineer BTB indexing functions. However, they did not discover cross-privilege functions on AMD Zen 3. Furthermore, more the recent AMD Zen 4 microarchitecture has not been studied on this topic in previous work. To evaluate our primitives and build exploits using them, we need to reverse engineer the cross-privilege BTB indexing functions on these newer microarchitectures.

We start on Zen 3 by allocating a kernel address \( K \), using a kernel module which contains `nops` followed by a return instruction. By changing the Page Table Entry (PTE) attributes of address \( K \), we make it accessible to user space.

**Brute forcing.** We first attempt to create collisions with \( K \) by brute forcing a pattern such that, when applied to the kernel address \( K \), it yields a user space address that collides with \( K \), as done in \([74]\). Using performance counters and timing results, we determine whether a collision was successful. However, this approach does not yield any results between user- and kernel addresses when flipping up to 6 bits. A possible reason of failing to find collisions could be that bit 47 is involved in multiple functions, requiring us to flip more bits. Since brute forcing all combinations with more than 6 bits takes an unreasonable amount of time, we consider an alternative approach.

**SMT solver.** Instead, we will generate random addresses to find collisions between user- and kernel addresses, and then observe patterns in the addresses that collide. For this, we use a Z3 SMT solver, as done in previous work \([43]\). For each kernel address \( K \), we collect lists \( L_{K} \) of user space addresses that collide with the kernel address. To shrink the search space, we do not randomize the lower twelve bits of our user space addresses. Instead, we set them equal to \( K_{0...11} \). We wish to find functions of address bits, such that they all give the same value for \( K \) and all addresses in \( L_{K} \). For this, we attempt to find coefficients for the equation system \( (x_0 \times A_0) \oplus (x_1 \times A_1) \oplus ... \oplus (x_{46} \times A_{46}) \oplus (1 \times A_{47}) = y \) such that it yields the same value \( y \) for all addresses that collide. At the same time, we impose \( x_0 + x_1 + ... + x_{46} + x_{47} \leq n \), where \( n \) is the maximum number of coefficients set to 1, which we gradually increase. This is to prevent solutions that combine different solutions to obtain the same output \( y \).

**Results.** Our results are shown in Figure 7 and were found for \( n = 4 \). Specifically, we find that whenever \( b_{13} \) is toggled in the random-generated user space address with respect to \( K \), \( b_{17} \) is toggled as well. Likewise, whenever \( b_{12} \) is toggled,
\[ f_0 = b_{47} \oplus b_{15} \oplus b_{23} \]
\[ f_1 = b_{47} \oplus b_{16} \oplus b_{24} \oplus b_{12} \]
\[ f_2 = b_{47} \oplus b_{17} \oplus b_{25} \oplus b_{13} \]
\[ f_3 = b_{47} \oplus b_{18} \oplus b_{26} \oplus b_{14} \]
\[ f_4 = b_{47} \oplus b_{19} \oplus b_{27} \oplus b_{15} \]
\[ f_5 = b_{47} \oplus b_{20} \oplus b_{28} \oplus b_{16} \]
\[ f_6 = b_{47} \oplus b_{21} \oplus b_{29} \oplus b_{17} \]
\[ f_7 = b_{47} \oplus b_{30} \oplus b_{31} \]
\[ f_8 = b_{47} \oplus b_{32} \oplus b_{18} \oplus b_{19} \]
\[ f_9 = b_{47} \oplus b_{33} \oplus b_{14} \]
\[ f_{10} = b_{47} \oplus b_{34} \oplus b_{35} \oplus b_{20} \]
\[ f_11 = b_{47} \oplus b_{43} \oplus b_{33} \oplus b_{21} \]

Fig. 7: Functions for creating cross-privilege collisions in the BTB found on Zen 3. Least significant 12 bits not considered.

\( b_{16} \) is flipped as well, and vice versa. In essence, that means that these bits are used in multiple, partially overlapping functions. Therefore, we erroneously obtained functions almost identical to the ones presented.

Comparing our results with those in \([74]\), we see that all functions additionally include bit 47. However, we did not find some of the functions, potentially because they do not involve bit 47. We also find some functions that were previously not discovered.

**Overlapping functions.** While trying to create collisions with kernel addresses by flipping multiple bits, we discovered that using other lower bits shown in Figure 7 does not yield colliding addresses. We suspect that this is due to overlapping functions, just as \( b_{12}, b_{13}, b_{16} \) and \( b_{17} \) are used in multiple functions. These functions may not involve bit 47, or use address bits we did not consider. One reason for overlapping functions could be that some functions are used for tag generation, while others are used for set selection. Therefore, to create collisions, we use the higher bits (i.e., the first three bits of each function). As an example, for a kernel address \( K \), we can obtain a user-colliding address by computing \( K \oplus 0xfffff800000000 \) or \( K \oplus 0xffff80000000000 \). We confirm both of these patterns to work on AMD Zen 4 as well.

### 6.3 SuppressBPOnNonBr and AutoIBRS

In response to our report, AMD disclosed a configuration of Zen 2 CPUs that should prevent speculation from non-branch instructions. By setting bit in MSR 0xC00110E3 named SuppressBPOnNonBr, PHANTOM speculations should be prevented. In addition, Zen 4 CPUs support AutoIBRS, which restrict speculation to be influenced across privilege levels. In this section, we discuss the implications of setting the SuppressBPOnNonBr bit and enabling AutoIBRS on our results.

**SuppressBPOnNonBr.** We first measure the overhead of setting this bit using UnixBench\(^1\). We run each benchmark 5 times and compute the geometric mean across all tests. Our UnixBench results indicate an overhead of 0.69% (single-core) and 0.42% (multi-core).

To understand the impact of setting this bit on our results, we repeat the experiments as described in Section 5.1 with this bit enabled. As expected, our results show that whenever the victim instruction is of type non-branch, we do not observe execution at the predicted target anymore. However, we find that this bit does not prevent IF or ID when the victim instruction is not a branch.

\(^1\)https://github.com/kdlucas/byte-unixbench

<table>
<thead>
<tr>
<th>( \mu \text{arch} )</th>
<th>Model</th>
<th>Accuracy</th>
<th>Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zen</td>
<td>AMD Ryzen 5 1600X</td>
<td>96.30%</td>
<td>204 bits/s</td>
</tr>
<tr>
<td>Zen 2</td>
<td>AMD EPYC 7252</td>
<td>93.04%</td>
<td>215 bits/s</td>
</tr>
<tr>
<td>Zen 3</td>
<td>Ryzen 5 3600G</td>
<td>100%</td>
<td>256 bits/s</td>
</tr>
<tr>
<td>Zen 4</td>
<td>Ryzen 7 3700X</td>
<td>90.67%</td>
<td>341 bits/s</td>
</tr>
</tbody>
</table>

**AutoIBRS.** We repeat the experiments in Section 5.1 on Zen 4. However, we train in user space while we try to trigger a speculative branch in kernel space. Interestingly, our results show that the IF is still triggered, despite AutoIBRS.

**Observation O4.**

SuppressBPOnNonBr does not prevent IF or ID caused by PhantomJMPs.

**Observation O5.**

AMD AutoIBRS does not prevent IF of cross privilege mode branch targets.

Our previous description of primitive \( P1 \) is thus unaffected on all AMD Zen microarchitectures. Primitives \( P2 \) and \( P3 \), however, are now restricted to speculation on branch instructions on AMD Zen 2, thanks to the SuppressBPOnNonBr mitigation. However, given that branches are common in software, the impact of this mitigation is negligible. In addition, \( P2 \) and \( P3 \) still work unrestricted on Zen 1.

### 6.4 Covert Channel

Our primitives \( P1 \) and \( P2 \) enable an adversary to trigger a fetch and, on some microarchitectures, even a data load (i.e., execute) from a branch instruction, even if its in a higher privilege mode. In this section, we investigate the accuracy and leakage rate of these primitives. For this, we build a kernel module that performs a number of direct branches. We aim to hijack one of these by injecting a prediction from user mode, that triggers when executing kernel module branches.

**Fetch.** We randomly generate 4096 bits. In the kernel address space, \( T_1 \) is mapped in memory while \( T_0 \) is not. For each random bit \( b \),\(^2\) we prime a chosen instruction cache set \( S \), \( \oplus \) inject a prediction to \( T_0 \), which maps to cache set \( S \), \( \boxplus \) invoke the kernel module and \( \oplus \) probe cache set \( S \). If our probe step indicates a higher latency after injecting a prediction to \( T_1 \) than to \( T_0 \), we deduce that \( b = 1 \), otherwise \( 0 \). To improve accuracy, we inject the speculative branch so such that it straddles a page boundary and furthermore stress the sibling thread \(^1\). The results can be seen in Table 2-top.

**Execute.** Again, we randomly generate 4096 bits. However, an additional address \( T \) is mapped executable in kernel mode, containing a memory load of the address in register \( R \). For each random bit \( b \),\(^2\) we prime a chosen data cache set \( S \), \( \oplus \) inject a prediction to target \( T \), \( \boxplus \) invoke the kernel module

\(^1\)We use stress -c 10. Other workloads work too
7. EXPLOITATION

We build three exploits using the primitives we discussed in Section 6 to break kernel image KASLR, physmap KASLR and consequently leak kernel data. Recent KASLR exploits on AMD microarchitectures do not fully derandomize the address [43], do not consider the newer Zen 3 and Zen 4 CPUs [42, 43], only work in the absence of KPTI [42] or focus exclusively on kernel image KASLR [43]. KASLR is an important defense against memory corruption attacks in the kernel, since it prevents the knowledge of specific gadget addresses [14]. 

We use P1 to leak the kernel image location in Section 7.1, and P2 to leak physmap’s location in Section 7.2. These two attacks rely on Prime+Probe [52] which turns out to be noisy. We discuss how we can overcome this in Section 7.3. Finally, in Section 7.4 we show how P3 extends the attack surface of Spectre with new gadgets.

7.1 Breaking kernel image KASLR

We show how we can derandomize kernel image KASLR on AMD microarchitectures with PHANTOM speculation. We run Linux kernel 5.19 with the latest patches.

```
1: nop DWORD PTR [rax+rax*1+0x8]
2: push rbp
3: mov rbp, rsp
```

Lst. 1: We trigger speculation at the nop instruction in \_\_\_task\_pid\_nr\_ns\(\). Found at kernel image offset 0xf6520.

We can break kernel image KASLR with P1. KASLR places the kernel image in one of 488 possible locations [40]. For each possible location, we inject a jmp* prediction to a branch target that maps to a specific instruction cache set that we choose. The getpid() system call will execute the code shown in Listing 1, where we inject a prediction at the nop instruction on Line 1. Hence, for each possible location, we prime the chosen cache set, inject the jmp* prediction, issue getpid(), and probe the cache set. If the prediction was used and the branch target was mapped in memory, we can observe a cache signal from the chosen cache set through Prime+Probe. This happens when testing with the correct kernel image location.

**Results.** We run our KASLR exploit 100 times on our AMD Zen machines, each time rebooting the machine to refresh

while R is assigned a pointer to \(T_b\), and \(\Phi\) probe data cache set \(S\). If we observe a slowdown when probing \(S\), we deduce that \(b\) was 1, otherwise 0. Additional sibling thread workloads were unnecessary for the tested parts. Table 2-bottom shows our results.

### Table 7.1: Accuracy and median time needed to derandomize kernel image location on AMD Zen microarchitectures using P1, over 100 runs.

<table>
<thead>
<tr>
<th>(\mu)arch</th>
<th>Model</th>
<th>Accuracy</th>
<th>Median time</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zen 2</td>
<td>AMD EPYC 7252</td>
<td>97%</td>
<td>4.09 s</td>
</tr>
<tr>
<td>Zen 3</td>
<td>Ryzen 5 5600G</td>
<td>100%</td>
<td>1.38 s</td>
</tr>
<tr>
<td>Zen 4</td>
<td>Ryzen 7 7700X</td>
<td>95%</td>
<td>1.23 s</td>
</tr>
</tbody>
</table>

Table 4 shows the success rate and median time needed to derandomize the kernel image location.

### Table 7.2: Accuracy and median time needed to find physmap on a AMD Zen 2 microarchitecture using P2, over 10 runs.

<table>
<thead>
<tr>
<th>(\mu)arch</th>
<th>Model</th>
<th>Accuracy</th>
<th>Median time</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zen</td>
<td>AMD Ryzen 5 1600X</td>
<td>100%</td>
<td>101 s</td>
</tr>
<tr>
<td>Zen 2</td>
<td>AMD EPYC 7252</td>
<td>90%</td>
<td>106.5 s</td>
</tr>
</tbody>
</table>

### Table 7.3: Accuracy and median time needed to find a physical address on AMD Zen 1/2 microarchitectures, over 100 runs.

KASLR. Table 3 presents the success rate and median time needed to derandomize the kernel image location.

### Table 7.4: Accuracy and median time needed to find physmap on a AMD Zen 2 microarchitecture using P2, over 10 runs.

<table>
<thead>
<tr>
<th>(\mu)arch</th>
<th>Model</th>
<th>Memory</th>
<th>Accuracy</th>
<th>Median time</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zen 2</td>
<td>AMD EPYC 7252</td>
<td>64 GB</td>
<td>100%</td>
<td>16 s</td>
</tr>
</tbody>
</table>

### Table 7.5: Accuracy and median time needed to find a physical address on AMD Zen 1/2 microarchitectures, over 100 runs.

Now that we have found the kernel image location, we can further derandomize physmap KASLR on AMD Zen 1 and Zen 2. Physmap is the direct mapping of physical memory in the kernel address space, and has, depending on configuration, 25,600 possible locations [40]. Randomizing its location helps preventing certain memory corruption attacks [35].

As mentioned in Section 6.1, we can only detect mapped memory using the speculative instruction fetch if the target is executable. However, physmap is marked non-executable. To derandomize physmap, we use P2, which detects mapped non-executable memory by detecting a transient load in the PHANTOM speculation window using Prime+Probe on the L2 data cache. For Prime+Probe on L2, we use 2 MiB physically contiguous huge pages.

```
1: nop DWORD PTR [rax+rax*1+0x8]
2: push rbp
3: mov esi,0x4000
4: mov rbp, rsp
5: sub rsp,0x8
6: call 0xb341c7b0
```

Lst. 2: We trigger speculation at the call instruction, upon entering \_\_\_fdget\_pos\(\). Found at kernel image offset 0x41db60.

```
1: mov r12,QWORD PTR [r12+0x8b0]
```

Lst. 3: Our disclosure gadget to leak the physmap location. Found at kernel image offset 0x41da52.

**Results.** We run our physmap derandomization exploit 10 times on our vulnerable AMD machines, each time rebooting the system. Table 4 shows the success rate and median time needed to derandomize the physmap location.

7.3 Overcoming Noise
Prime+Probe proves to be very noisy, especially on the L1 instruction cache. This may be due to the cache replacement policy or because the system call thrashes the chosen cache set before we can probe it. Instruction prefetching may contribute to this as well.

To improve the results, we repeat our exploit for multiple cache sets. For each set $S$, in addition to measuring the probing time when the injected target maps to the given set ($T_S$), we also measure the time when it maps to some unrelated set. This gives us a baseline time for the monitored set, $B_S$. For the kernel image derandomization exploit, we score each possible location by using a bounded relative timing difference between speculatively branching to addresses mapping to the primed cache set and the baseline, accumulated for all 64 sets. That is, $score_{\text{guess}} = \sum_{S=0}^{64} \min(\max(T_S - B_S, -10), 10)$. To amplify the difference, we trigger another speculative branch along the execution path of the system call to an additional target mapped to $S$.

7.4 Leaking kernel memory

We now discuss how P3 extends the attack surface of Spectre with new gadgets. First, to leak kernel memory, we need to find the location of a Flush+Reload buffer (reload buffer) in phymap.

Enabling Flush+Reload. We use the attacks in Section 7.1 and Section 7.2 to leak the kernel image and phymap locations. To enable Flush+Reload, we make a guess, $P_g$ of the physical address of a virtual address $A$ in our user mode program. We use the same setup as described in Section 7.2, meaning we trigger speculation during the readv() system call. We pass phymap + $P_g$ in RSI to the system call. We can verify if $P_g$ is correct using Flush+Reload on address $A$. To reduce entropy, we allocate $A$ as a 2 MiB transparent huge page. Our results show that we can successfully determine the physical address of a virtual address in our program.

We attempt to determine the physical address of A 100 times. To re-randomize the physical address of $A$ in each attempt, we allocate a random number (0–99) of huge pages before allocating $A$. Table 5 presents the accuracy and median time observed.

Leaking memory with MDS gadgets. In this section, we discuss how limited Spectre gadgets, referred to as MDS gadgets in previous literature [34], can be combined with our P3 to leak arbitrary kernel memory. A conventional Spectre gadget performs two loads: one that fetches the secret from memory and one which encodes it in a reload buffer with a secret-dependent offset. With P3, however, we are able to trigger the secret-dependent load elsewhere. A gadget that only performs one out-of-bound load would thus be enough to enable arbitrary read capabilities.

To prove the feasibility of such an exploit, we build a kernel module that contains an MDS gadget. Listing 4 shows what such a gadget might look like. When the user provides an out-of-bounds value to read_data(), the conditional branch may be incorrectly predicted as taken, causing a user-controlled address to be fetched from memory. A conventional Spectre attack would not succeed, however, since there is no data-dependent load. Our goal is to induce this secret-dependent load using P3.

We assume we know where our MDS gadget resides in the kernel address space. We also assume we know the start of phymap, the physical address of our reload buffer, and the kernel address of a disclosure gadget that performs the secret-dependent load. All this information can be leaked with our previous steps. We also assume that the address of array (Line 3 of Listing 4) is known. The user provides the kernel module with user_index and the location of our reload buffer in the kernel’s virtual address space.

Relying on BTB aliasing, we train the conditional branch to predict taken. Additionally, we train the BTB with a branch to the disclosure gadget at the location of the (direct) call to parse_data(). Our disclosure gadget indexes into our reload buffer using the (shifted) value of data.

Results. We run our proof-of-concept on an AMD Zen 2 EPYC 7252. Our results show that we can reliably leak 4096 bytes of randomized data from the kernel using an MDS gadget. We repeat our experiment 10 times, each time after a reboot. In 8 of these attempts, we measure a median bandwidth of 84 bytes/s, achieving a perfect accuracy of 100%. In the remaining 2 attempts, no signal was observed. One possible explanation could be an undesired BTB aliasing.

Finding MDS gadgets. This work focuses on the analysis of frontend speculation and not the discovery of gadgets. Previous works show how one can find MDS-like gadgets in the kernel [34]. Furthermore, new gadgets are continuously discovered and patched as shown recently by Google [79].

8. MITIGATION

We discuss the hardware- and software-based mitigation strategies for the type the exploits that we built, including mitigations that AMD proposed. The mitigations therefore mainly concern attacks against the OS kernel by an unprivileged user, described in finer detail in Section 3.

8.1 Hardware mitigations

**SuppressBPOnNonBranch.** AMD introduced an MSR bit SuppressBPOnNonBranch that, when set, limits branch prediction to control-flow edges [5]. This means that SuppressBPOnNonBranch should not allow the nops column in Table 1 to proceed in the pipeline. Our evaluation, however, paints to two problems: 1) SuppressBPOnNonBranch is not supported on AMD Zen (+) and 2) on AMD Zen 2, the SuppressBPOnNonBranch does not stop branch prediction. As we showed in Section 6, the invalid branch target still advances through IF and ID. However, we confirm that it stops the transient execution. Only stopping transient execution at non-branches means primitives P1 is unaffected, and P2 and P3 still work

```c
void read_data(uint64_t user_index) {
  if (user_index < *array_length) {
    uint8_t data = array[USER_INDEX]
    parse_data(data);
  }
}
```

List. 4: A sample MDS gadget.
if targeting a victim instruction that is a control-flow edge.

**AutoIBRS.** Our evaluation suggests that AutoIBRS has the same issue as the *SuppressBPOnNonBranch* mitigation in the sense that the misprediction is only prevented after ID, which again means that primitive P1 is unaffected. This would be necessary if AutoIBRS follows the original IBRS specification, which, as the name suggests, concerns only indirect branch speculation. A possible enhancement for AutoIBRS could be that the branch predictor refuses to serve any prediction where the current privilege mode mismatches the privilege mode specified by the prediction.

An in-depth mitigation in this direction should stop predictions until the decoding of the branch source has finished, thereby preventing all branch type confusions. However, we presume that such an approach would require fundamental design changes and performance impact, rendering it unfeasible in practice.

### 8.2 Software mitigations

**lfence.** AMD has also continued to recommend using *lfence* at sources of bad speculation, however as we discussed earlier in Section 2.4, finding all possible sources of bad speculation is not trivial. Because proactively placing speculation barriers behind every conditional branch has an average performance impact of $5 \times$ [69], determining the branches where speculation barriers are necessary is in practice often a semi-manual process. Although automatic tools have been proposed [24, 34, 50, 69, 79], most of them do not achieve completeness. Furthermore, short speculation expands the set of possible gadgets that future tools of this type should consider.

**IBPB.** Indirect Branch Prediction Barrier (IBPB) is a mechanism supported by all recent x86 CPUs that is used to flush the BTB state when switching between distrust execution contexts. On some microarchitectures, IBPB flushes more than just indirect branch predictions. As such, if IBPB flushes all types of predictions, it is possible to use it when switching from user mode to kernel mode to ensure that user mode cannot cause PHANTOM speculation in the kernel context. The problem with IBPB is its large performance penalty. Assuming that IBPB can flush all types of predictions, it mitigates all our exploitation primitives P1, P2, and P3.

### 9. RELATED WORK

We discuss related work on microarchitectural side channels and transient execution attacks.

#### 9.1 Microarchitectural info leaks

Kocher et al. [37] discuss that microarchitectural optimizations, like branch prediction, caches, variable-time instructions (e.g., division and multiplication) are workload dependent. Using timing side channels on these components, secret bits of information about the workload can be inferred. A recent study by Ramhöj et al. systemizes various microarchitectural attacks over the past few decades [26].

**Shared cache leaks.** Caches are the most studied component of microarchitectural side channels. Percival [54] showed how co-located sibling threads could infer each other’s memory interactions. Osvik et al. [52] introduced Prime+Probe and Evict+Time naming, but the similar techniques were in previous cache attacks as well [10]. Prime+Probe was adapted to web browser settings by Oren et al. [51] and Gras et al. [22] showed Evict+Time to leak pointers from within the browser sandbox. Yan et al. [77] introduced the more noise-resistant Flush+Reload technique in shared memory scenarios. Cache attacks continue to advance along with modern CPU caches [17, 23, 43, 56]. Advanced cache attacks also considers ring and mesh interconnects [16, 53, 68].

**Branch Predictor side channels.** Acıçmez et al. [2] showed leaking secrets through Simple Branch Prediction Analysis to exfiltrate cryptographic keys. Evtyushkin et al. [18, 19] showed branch prediction can be abused to break KASLR and infer control flow inside SGX. Lee et al. [41] used branch shadowing to infer control flow inside SGX.

Beyond cache and branch predictor side channels, leakage through variable instruction timing [6, 38, 62], port contention [3, 11], frequency [42, 70], and power use [44] have been studied in the past.

#### 9.2 Transient execution attacks

Spectre [36] and Meltdown [45] combined microarchitectural side-channels with invalid speculative and Out-of-Order (OoO) execution, creating the new class of transient execution attacks. Meltdown triggers invalid OoO execution through a faulting memory load. Other fault-based transient execution attacks include [12, 13, 58, 59, 66, 67].

Spectre enables info leaks through invalid speculative execution triggered through the manipulation of branch target predictors [9, 33, 36, 48, 74], return target predictors [39, 46, 73, 74], branch condition predictors [21, 33, 36, 49], and the memory disambiguator [27].

Wikner and Razavi [74] showed branch target misprediction of return instructions by training them using indirect branches. Wieczorkiewicz [71, 72] reverse engineered AMD branch predictors showing branch condition and straight-line misprediction vulnerabilities. We did a systematic analysis of branch mispredictions due to early speculation and discovered new sources of information leakage.

Milburn et al. [48] showed that particular SMT workloads can extend the speculation window which bypassed the AMD's original, *lfence*-style retpoline [4]. Ren et al. [60] introduced techniques to reverse engineer the µop-cache and potential methods to leak secrets across *lfence* barrier.

Zhiyuan et al. [78] manipulates the BTBs to trigger instruction prefetching on Intel CPUs. Unlike this concurrent work, the mispredictions we trigger lead to the fetched instructions to enter the pipeline with intent to execute as we showed using a µop-cache observation channel.

#### 9.3 Mitigations

Mitigation of potentially exploitable branch sources by inserting speculation barriers has been explored in previ-
oues work [28, 47]. It is possible to leverage binary or source analysis for discovering exploitable Spectre gadgets [24, 25, 34, 50, 57, 69, 74]. In particular, Johannesmeyer et al. [34] explored dynamic analysis through fuzzing combined with speculative emulation to automatically discover Spectre and MDS leaks in the Linux kernel. In their work, conventional Spectre V1-gadgets dereference an attacker-controllable pointer and subsequently encode the result in the cache (e.g., two dependent loads). As we showed in this paper, PHANTOM can leak arbitrary data using only a single load (similar to MDS-gadgets), by triggering short speculation to a separate gadget that dispatches the second load. Based on the results presented in Kasper [34], PHANTOM increases possible Spectre gadgets by about 4 times (from 183 to 722).

10. CONCLUSION

We introduced PHANTOM, a new class of attacks that arise from early speculation in recent AMD and Intel microarchitectures. PHANTOM allows for triggering speculation on arbitrary instructions with speculation windows that are short, but still allowing for transient fetch and transient decode on almost all tested microarchitectures, and transient execution of a single memory operation on AMD Zen 1 and 2. We used these new PHANTOM primitives in the construction of three attacks: leaking code and data KASLR on all AMD Zen microarchitectures, as well as arbitrary kernel memory with MDS gadgets on AMD Zen 1 and 2. The attacks on AMD Zen 3 and 4 required us to reverse engineer the cross-privilege BTB functions for the first time. Our analysis of existing hardware and software mitigations shows that mitigating PHANTOM is going to be difficult in practice.

Acknowledgments

We thank the anonymous MICRO reviewers, David Kaplan of AMD, and Brad Spengler of Open Source Security Inc., for their feedback. We furthermore thank the members of the Linux security response group of Retbleed for insights. This work was supported in part by the Swiss State Secretariat for Education, Research and Innovation under contract number MB22.00057 (ERC-SIG PROMISE).

REFERENCES


